# 616116

## 

## COMP 5 - 4 (RC)

6

## T.E. (Comp.) (Semester – V) (Revised Course) Examination, May/June 2016 COMPUTER HARDWARE DESIGN

Total Marks: 100 Duration: 3 Hours

Instructions: i) Answer five questions, atleast one full question from each Module.

Make suitable assumptions, wherever necessary.

### MODULE-1

- 5 a) Give the behavioural VHDL description for the half adder circuit. b) Describe the internal architecture of RIC system and explain two address 8 instruction format. c) Construct a detailed logic block diagram of the hardware realization of both 7 control unit and data units of following AHPL sequence: 1)  $a \leftarrow x \lor b$ ; 2) b  $\leftarrow$  x;  $\rightarrow$  (a,  $\overline{a}$ )/(1, 3) 3)  $z = 1, b \leftarrow x \oplus b$ ;  $\rightarrow$  (1) 6 a) What do you mean by system? Explain the properties of the system.
- - b) Construct the logic block diagram of hardware associated with register AR providing for accomplishment of either of the transfers.

 $AR \leftarrow \overline{AR}$ 

AR ← BR

Give the proper control signals. Both AR and BR are 4 bit registers.

 c) Draw and explain shift/rotate instruction format. Also draw and explain seven distinct shift/rotate operations.

COMP 5 - 4 (RC)

-2-

### MODULE-II

3. a) Given that 
$$U = (1, 1, 1, 0)$$
;  $V = (1, 0, 0, 1)$ ,  $W = (1, 0, 1)$   $N = \begin{bmatrix} 1 & 0 & 1 \\ 1 & 1 & 0 \\ 0 & 1 & 1 \\ 1 & 1 & 1 \end{bmatrix} x = 5$ ,  $y = 3$ ,  $z = -1$  Find:

i) A/W

ii) N!W

iii) 8T (2 ↑ x)

iv) (4T5) ⊕ U

v) ⊕ // N :

vi) V/N

vii) U A x

- viii) U, V
- b) Write combinational logic unit description of n bit ripple carry adder.
- c) Explain how a communication bus is implemented using Tristate Elements.
- a) Give the implementation of HLT using DEADEND. Also explain the implementation of HLT by return to step 1. Support your answer with neat diagram.
  - b) With a neat diagram explain the basic organization of RIC.
  - Suppose an address mode specified by IR [5:7] = 111 and calling for indexing, before indirect addressing is added to RIC. Modify steps 1 through 11 of the RIC control sequence accordingly.

#### MODULE - III

- a) Explain the following with reference to microprogrammable RIC.
  - 1) Format for branch instruction.
  - Flags and special bits.
  - b) Draw and explain the flowchart for floating point multiplication.
  - c) Write short note on Microcoding.

8

8

6

6

6

## 

## COMP 5 - 4 (RC)

## MODULE-IV

-3-

| 7. | a) | Derive the current-voltage relationship for the various bias conditions for a long channel MOSFET. Plot the characteristics. | 7   |
|----|----|------------------------------------------------------------------------------------------------------------------------------|-----|
|    | b) | Explain the working of pass transistor.                                                                                      | 5   |
|    | c) | Design CMOS logic gates for                                                                                                  |     |
|    |    | 1) $Z = \overline{ABCD}$ .                                                                                                   | \$E |
|    |    | 2) 2 input OR gate                                                                                                           | 8   |
| 8. | a) | Explain the n well CMOS fabrication process with neat diagrams.                                                              | 8   |
|    | b) | Explain the nMOS design styles.                                                                                              | 6   |
|    | c) | Discuss working of CMOS inverter with necessary diagrams. Also list the advantages.                                          | 6   |